This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.
This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units
ISBN: | 9783319598369 |
Publication date: | 6th July 2017 |
Author: | Alexander Barkalov, Larysa Titarenko, Jacek Bieganowski |
Publisher: | Springer an imprint of Springer International Publishing |
Format: | Hardback |
Pagination: | 225 pages |
Series: | Studies in Systems, Decision and Control |
Genres: |
Artificial intelligence Electronics: circuits and components |